EL SEGUNDO, Calif. – Dec. 5, 2016 -- A new application note features NI AWR Design Environment as a unified design environment that streamlines complete multi-chip module design, inclusive of simulation, EM verification and yield optimization, thus enabling designers to not only understand design sensitivities of specific components but also manufacturing tolerances and to compensate for the impact of these variations on the overall design performance. The application note details this process with a dual band, 1.9 GHz (cellular) 2.5 GHz wireless local area network (WLAN) front-end module (FEM) that includes two power amplifiers (GaAs and SiGe), surface-mount bulk acoustic wave (BAW) filters and a laminate substrate.
Where: The Multi-Chip Module Design, Verification, and Yield Optimization application note can be downloaded at
http://www.awrcorp.com/resource-library/multi-chip-module-design-verificationand-yield-optimization.
When: Immediately.
AWR, AWR Design Environment, National Instruments, NI and ni.com are trademarks of National Instruments. Other product and company names listed are trademarks or trade names of their respective companies