ARM Expands Processor Optimization Pack Solutions for TSMC 40nm and 28nm Process Variants

ARM Artisan Physical IP Delivers Optimized Performance and Energy-Efficiency for ARM® Cortex™-A5, Cortex -A7, Cortex-A9 and Cortex-A15 cores

CAMBRIDGE, United Kingdom — (BUSINESS WIRE) — April 16, 2012 — ARM today announced the availability of a significantly expanded lineup of ARM® Processor Optimization Pack™ (POP) solutions for TSMC 40nm and 28nm process technologies targeting a range of ARM Cortex™ processors. At least nine new POP configurations targeting Cortex-A5, Cortex-A7, Cortex-A9 and Cortex-A15 processor cores will be released. An essential element of ARM’s comprehensive implementation strategy, POPs enable ARM partners to quickly close timing of single-, dual- and quad-core implementations across a broad envelope of power, performance and area optimization points. This solution reduces risk and improves time-to-market in the development of Cortex processor-based Systems-on-Chip (SoCs) with partners achieving competitive results in as little as six weeks.

At the leading-edge 28nm HPM (high performance for mobile) and 28nm HP (high performance) process variants, ARM is launching new POPs for the Cortex-A9 core as well as the first POPs for ARM’s newest Cortex-A7 and Cortex-A15 processors. Since the Cortex-A7 and Cortex-A15 cores are used in tandem as ARM’s big.LITTLE™ energy-efficient processing solution, the addition of POPs for both cores assures a complete solution for big.LITTLE implementations. ARM’s lead licensee for the Cortex-A15 POP for TSMC 28nm HPM is progressing toward the tape out of its first chip in the coming months.

At TSMC 40nm LP (low power), ARM’s existing POP offering for the Cortex-A5 and Cortex-A9 processors is being augmented with the new Cortex-A7 POP. In addition, working in concert with TSMC, ARM will offer new POP variants supporting the latest high-speed options for TSMC 40nm LP, so those process options can take full advantage of the POP implementation benefits. ARM’s POPs for TSMC 40nm LP for Cortex-A5 (1.0 GHz) and Cortex-A9 (1.4 GHz) are shipping in production chips by ARM partners in such applications as smart-TV, set-top box, mobile computing and smart phones.

“ARM has been working closely with TSMC on advanced technologies and has a proven and rich roadmap of optimized ARM core solutions targeting TSMC process technologies from 40nm through 28nm,” said Cliff Hou, vice president, Research & Development, TSMC. “The resulting Processor Optimization Pack helps accelerate ARM based SoC designs.”

A Processor Optimization Pack solution is composed of three elements necessary to achieve an optimized ARM core implementation. First, it contains ARM Artisan® Physical IP logic libraries and memory instances that are specifically tuned for a given ARM core and process technology. This Physical IP is developed through a tightly coupled collaboration with ARM processor engineers in an iterative process to identify the optimal results. Second, it includes a comprehensive benchmarking report to document the exact conditions and results ARM achieved for the core implementation. Finally, it includes a POP Implementation Guide that details the methodology used to achieve the result, to enable the end customer to achieve the same implementation quickly and at low risk.

“A single POP product can be applied to energy-efficient mobile, networking or even enterprise applications, providing a wide range of flexibility for ARM SoC partners to optimize performance and energy-efficiency while reducing risk in their designs,” said Simon Segars, executive vice president and general manager, Processor and Physical IP Division, ARM. “Only ARM can offer a complete roadmap of Processor Optimization Pack implementation solutions so deeply integrated and tightly aligned with ARM processor development activities now and into the future.”

The summary below describes the existing and newly announced POP products for TSMC processes. ARM also incorporates the POP optimizations in hard macros of Cortex cores.

POP availability by process technology

TSMC 40LP

   

TSMC 40 LP high speed options

    TSMC 40 G     TSMC 28 HPM     TSMC 28 HP

ARM Cortex™-A5

Existing

   

Cortex-A5

New

                 

Cortex-A7

New

   

Cortex-A7

New

         

Cortex-A7

New

     

Cortex-A9

Existing

   

Cortex-A9

New

   

Cortex-A9

Existing

   

Cortex-A9

New

   

Cortex-A9

New

                 

Cortex-A15

New

   

Cortex-A15

Upcoming


1 | 2  Next Page »
Featured Video
Jobs
Principal Engineer for Autodesk at San Francisco, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Senior Principal Software Engineer for Autodesk at San Francisco, California
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Upcoming Events
World Architecture Festival 2024 at Marina Bay Sands Singapore - Nov 6 - 8, 2024
Dimensions User Conference 2024 at The Venetian Resort Las Vegas NV - Nov 11 - 13, 2024
Greenbuild 2024 at Pennsylvania Convention Center Philadelphia PA - Nov 12 - 15, 2024
Digital Construction North (DCN) 2024 at Manchester Central. Manchester United Kingdom - Nov 13, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
TechJobsCafe - Technical Jobs and Resumes EDACafe - Electronic Design Automation GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise