Verific Integrates INVIO with Flagship Parser Platform

ALAMEDA, Calif., May 30, 2018 (GLOBE NEWSWIRE) -- Verific Design Automation, the recognized leader of SystemVerilog, VHDL and UPF Parser Platforms in production and development use throughout the semiconductor industry, today announced full integration of INVIO with its flagship parser platforms.  

INVIO Platform integration with Verific's parser platform.
The INVIO platform integration with the Verific parser platform simplifies and streamlines the design environment.


This follows an earlier announcement that it acquired from Invionics Software the INVIO platform, with its high-level application programming interfaces (APIs) that enable Verific users to simplify and streamline their design environment, accelerating tool development.

INVIO is SystemVerilog- and VHDL-language agnostic and offers a high of abstraction that semiconductor company CAD support departments need for their SystemVerilog and VHDL flows. The integration included the addition of C++ APIs to INVIO, and porting of Verific’s native Liberty and UPF parsers to INVIO. The combined product line, named “Verific with INVIO,” was rolled out earlier this year and is in production use at five semiconductor companies to date, including IBM.

“Our users are pleased with the additional capabilities provided by INVIO to develop their next EDA product or custom tool development,” notes Rob Dekker, Verific’s founder and chief technology officer. “We credit a capable R&D and applications engineering group who joined Verific as part of the acquisition and did excellent work integrating INVIO with Verific and supporting the customers.”

“As early adopters of Verific with INVIO I am happy to report that we were able to deliver two internally used EDA tools on time under an aggressive schedule,” affirms Wolfgang Roesner, IBM fellow, functional verification.

Verific continues to sell its SystemVerilog, UPF and VHDL parsers as standalone solutions. INVIO is marketed and sold as an add-on. Verific’s parsers are in production and development flows throughout semiconductor companies worldwide, from emerging companies to established Fortune 500 vendors. Applications range from analysis, simulation, formal verification and synthesis to emulation and virtual prototyping, in-circuit debug and design for test. Verific distributes its Parser Platforms as C++ source code and compile on all 32 and 64 bit Unix, Linux, Mac and Windows operating systems.

Pricing is available upon request.

Verific will demonstrate its SystemVerilog, VHDL and UPF Parser Platforms, and Verific with INVIO at the Design Automation Conference (DAC) in Booth #2311 from 10 a.m. until 6 p.m. June 25-27. DAC will be held at the Moscone Center in San Francisco.

About Verific Design Automation

Verific Design Automation, with offices in Alameda, Calif., and Kolkata, India, provides SystemVerilog, Verilog, VHDL and UPF Parser Platforms that enable project groups to develop advanced electronic design automation (EDA) products quickly and cost effectively. Since 1999, Verific has shipped more than 60,000 copies of its software used worldwide by the EDA and semiconductor industry. Corporate headquarters is located at: 1516 Oak Street, Suite 115, Alameda, Calif. 94501. Telephone: (510) 522-1555.

Engage with Verific at:
Email: info@verific.com
Website: www.verific.com
LinkedIn: https://www.linkedin.com/company-beta/810695
Facebook: https://www.facebook.com/Verific-Design-Automation-100448363329771/

Verific Design Automation and Efinix acknowledge trademarks or registered trademarks of other organizations for their respective products and services.

For more information, contact:
Nanette Collins
Public Relations for Verific
(617) 437-1822
nanette@nvc.com

A photo accompanying this announcement is available at  http://www.globenewswire.com/NewsRoom/AttachmentNg/10d55175-4c9e-4c2a-8f03-340e4f493dbe 

Featured Video
Jobs
Principal Engineer for Autodesk at San Francisco, California
Senior Principal Software Engineer for Autodesk at San Francisco, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Manufacturing Test Engineer for Google at Prague, Czechia, Czech Republic
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Mechanical Engineer 2 for Lam Research at Fremont, California
Upcoming Events
Dimensions User Conference 2024 at The Venetian Resort Las Vegas NV - Nov 11 - 13, 2024
Greenbuild 2024 at Pennsylvania Convention Center Philadelphia PA - Nov 12 - 15, 2024
Digital Construction North (DCN) 2024 at Manchester Central. Manchester United Kingdom - Nov 13, 2024
Digital Twins 2024 at the Gaylord National Resort & Convention Center in, MD. National Harbor MD - Dec 9 - 11, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
TechJobsCafe - Technical Jobs and Resumes EDACafe - Electronic Design Automation GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise