Mentor's Tessent VersaPoint test point technology helps Renesas reduce cost and improve quality

WILSONVILLE, Ore., Oct. 30, 2017 — (PRNewswire) — Mentor, a Siemens business, today announced the availability of the VersaPoint™ test point technology in its Tessent® ScanPro and Tessent LogicBIST products, which maintain ISO 26262 qualification. The VersaPoint test point technology reduces manufacturing test cost and improves quality of in-system test – two critical requirements for high-reliability ICs in the automotive and other industries. Mentor is also announcing that Renesas Electronics has adopted the VersaPoint technology for its automotive ICs to address safety-critical test requirements in order to reach Automotive Safety Integrity Level (ASIL) C and D certification.

Mentor Graphics logo. (PRNewsFoto/Mentor Graphics Corporation) (PRNewsFoto/MENTOR GRAPHICS CORPORATION)

Digital circuitry in automotive ICs is commonly tested using a hybrid of on-chip compression/ATPG and logic built-in self-test (LBIST) technologies to achieve very high defect coverage for manufacturing test, and enable in-system and power-on self-test.

Test points are dedicated design structures used to improve the test results. Traditional LBIST test points improve results by addressing "random pattern resistance" in ICs. Mentor more recently developed test points specifically for on-chip compression/ATPG, which reduces ATPG pattern count by 2-4X above what is achieved with on-chip compression alone. The Tessent VersaPoint test point technology combines and improves upon these technologies.

"To deliver industry-leading automotive ICs, Renesas uses test points to help us meet our strict IC test requirements," said Hisanori Ito, Vice President, Automotive SoC Business Division at Renesas Electronics Corporation. "With the Tessent VersaPoint test point technology, we no longer need separate solutions for different types of ICs. As a result, we see improved quality and reduced cost in both manufacturing and in-system tests. The simplified DFT implementation flow also shortens development cycles and accelerates time-to-market."

Tessent VersaPoint technology results in higher LBIST test coverage compared to traditional LBIST test points, and better ATPG pattern count reduction than when using on-chip compression/ATPG test points. This technology is designed for test engineers using Tessent Hybrid ATPG/LBIST to improve cost and quality of test, particularly for ICs targeting automotive applications.

"Our customers are continuously looking to reduce their test costs as their design sizes grow and quality requirements become more stringent," said Brady Benware, Director of Marketing for the Tessent Product Family at Mentor. "At the same time, there is an increased demand for efficient in-system test in high-reliability applications. With the VersaPoint test point technology, our customers have a more effective way of meeting both manufacturing and in-system test requirements."

 

Mentor Graphics Corporation, a Siemens business, is a world leader in electronic hardware and software design solutions, providing products, consulting services, and award-winning support for the world's most successful electronic, semiconductor, and systems companies. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. Web site: http://www.mentor.com.

Mentor Graphics, Mentor, and Tessent are registered trademarks and VersaPoint is a trademark of Mentor Graphics Corporation. All other company or product names are the registered trademarks or trademarks of their respective owner.

 

 

View original content with multimedia: http://www.prnewswire.com/news-releases/mentors-tessent-versapoint-test-point-technology-helps-renesas-reduce-cost-and-improve-quality-300544049.html

SOURCE Mentor, A Siemens Business

Contact:
Mentor, A Siemens Business
Renesas Electronics
Web: http://www.mentor.com

 

Featured Video
Jobs
Principal Engineer for Autodesk at San Francisco, California
Senior Principal Software Engineer for Autodesk at San Francisco, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Equipment Engineer, Raxium for Google at Fremont, California
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Mechanical Engineer 2 for Lam Research at Fremont, California
Upcoming Events
Digital Twins 2024 at the Gaylord National Resort & Convention Center in, MD. National Harbor MD - Dec 9 - 11, 2024
Commercial UAV Expo 2025 at RAI Amsterdam Amsterdam Netherlands - Apr 8 - 11, 2025
Commercial UAV Expo 2025 at Amsterdam Netherlands - Apr 8 - 10, 2025
BI2025 - 13th Annual Building Innovation Conference at Ritz-Carlton Tysons Corner McLean VA - May 19 - 21, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
TechJobsCafe - Technical Jobs and Resumes EDACafe - Electronic Design Automation GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise