Cadence DFM Signoff Solutions Achieve Qualification for Samsung 28nm FD-SOI/14nm/10nm Process Technologies

Highlights:

SAN JOSE, Calif., Sept. 24, 2017 — (PRNewswire) — Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that its set of Design for Manufacturing (DFM) tools are now qualified on Samsung Electronics' 28nm FD-SOI/14nm/10nm process technologies. The Cadence DFM solutions have been updated to comply with Samsung Foundry's mandatory 28nm FD-SOI/14nm/10nm process technology requirements, enabling customers to create complex, advanced-node designs for the automotive, mobile, internet of things (IoT), high-performance compute (HPC) and consumer markets.

Cadence Logo. (PRNewsFoto/Cadence Design Systems, Inc.) (PRNewsFoto/CADENCE DESIGN SYSTEMS_ INC_) (PRNewsFoto/CADENCE DESIGN SYSTEMS, INC.)

The Samsung Foundry's process design kits (PDKs) for the 28nm FD-SOI/14nm/10nm process technologies are available for download now and incorporate the Cadence Litho Physical Analyzer (LPA), Physical Verification System (PVS) and Cadence CMP Predictor (CCP). In addition to signoff quality, the Cadence DFM tools offer an integration with the Virtuoso® platform and the Innovus Implementation System, providing designers with automated fixing capabilities and overall ease of use. To learn more about the Cadence® DFM tools, please visit www.cadence.com/go/samsung28nm14nm10nm.

The Cadence DFM solutions provide the following capabilities that satisfy Samsung Foundry's 28nm FD-SOI/14nm/10nm mandatory DFM requirements:

  • LPA: The Cadence LPA provides Process Hotspot Repair (PHR) for signoff and in-design hotspot detection and fixing. The LPA fixing guidelines enable optimal fixing rates, faster runtimes, and less design perturbation.
  • PVS: The Cadence PVS's Manufacturability Analysis and Scoring (MAS) assesses the manufacturability of the design, reducing yield challenges with complex designs.
  • CCP: Using a silicon -calibrated model, the Cadence CCP simulates the CMP planarity variations, detecting foundry-specific CMP hotpots and providing fixing guidelines to reduce the systematic and parametric yield loss due to CMP variations.

"We have worked closely with Cadence to deliver a qualified DFM flow so that our joint customers can meet the mandatory foundry DFM requirements, improving manufacturability of 28nm FD-SOI, 14nm and 10nm designs," said SD Kwon, VP of Logic Process Architecture at Samsung Electronics. "The signoff flow and methodology complement our foundry capabilities, enabling customers to create the highest value by winning the time-to-market race." 

"The qualification of our set of DFM tools ensures that customer designs can meet the Samsung Foundry's DFM standards from design implementation to signoff," said KT Moore, vice president, product management in the Digital & Signoff Group at Cadence. "Through our collaboration with Samsung Foundry, customers using the Cadence flow can achieve optimal results with advanced-node designs, improving overall product quality."

About Cadence
Cadence enables electronic systems and semiconductor companies to create the innovative end products that are transforming the way people live, work and play. Cadence software, hardware and semiconductor IP are used by customers to deliver products to market faster. The company's System Design Enablement strategy helps customers develop differentiated products—from chips to boards to systems—in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. Cadence is listed as one of Fortune Magazine's 100 Best Companies to Work For. Learn more at cadence.com.

© 2017 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners.

For more information, please contact:
Cadence Newsroom
408-944-7039
Email Contact 

 

View original content with multimedia: http://www.prnewswire.com/news-releases/cadence-dfm-signoff-solutions-achieve-qualification-for-samsung-28nm-fd-soi14nm10nm-process-technologies-300524663.html

SOURCE Cadence Design Systems, Inc.

Contact:
Cadence Design Systems, Inc.
Web: http://www.cadence.com

 

Featured Video
Jobs
Principal Engineer for Autodesk at San Francisco, California
Senior Principal Software Engineer for Autodesk at San Francisco, California
GIS Specialist for Washington State Department of Natural Resources at Olympia, Washington
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Upcoming Events
Digital Twins 2024 at the Gaylord National Resort & Convention Center in, MD. National Harbor MD - Dec 9 - 11, 2024
Commercial UAV Expo 2025 at RAI Amsterdam Amsterdam Netherlands - Apr 8 - 11, 2025
Commercial UAV Expo 2025 at Amsterdam Netherlands - Apr 8 - 10, 2025
BI2025 - 13th Annual Building Innovation Conference at Ritz-Carlton Tysons Corner McLean VA - May 19 - 21, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
TechJobsCafe - Technical Jobs and Resumes EDACafe - Electronic Design Automation GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise