Cadence Tools and Flows Achieve Production-Ready Certification for TSMC's 12FFC Process

New technologies enable chip design for emerging mid-range mobility and high-end consumer applications

SAN JOSE, Calif., Sept. 11, 2017 — (PRNewswire) —

SAN JOSE, Calif., Sept. 11, 2017 /PRNewswire/-- Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that Cadence® digital, signoff and custom/analog tools and flows have achieved v1.0 certification for TSMC's 12nm FinFET Compact (12FFC) process technology and are production ready for customers seeking to deploy 12FFC. In addition, Cadence IP is ready for design starts on the new 12FFC process. With fully certified Cadence design tools and flows for the TSMC 12FFC process, systems and semiconductor companies can aggressively target emerging mid-range mobility and high-end consumer applications where performance is required within a more efficient area and power profile. 

Cadence Logo. (PRNewsFoto/Cadence Design Systems, Inc.) (PRNewsFoto/CADENCE DESIGN SYSTEMS_ INC_) (PRNewsFoto/CADENCE DESIGN SYSTEMS, INC.)

To learn more about the Cadence full-flow digital and signoff solutions, please visit www.cadence.com/go/tsmc12ffcds. For information on the Cadence custom/analog solutions, visit www.cadence.com/go/tsmc12ffcca. For information on the Cadence IP solutions, please visit www.cadence.com/go/tsmc12ffcip.

Cadence Tools for TSMC 12FFC Process Technology

The Cadence digital and signoff tools offer a number of floorplanning, placement, routing and extraction enhancements required for the 12FFC process technology, including improved pin access, rule compliance, electromigration (EM) fixing, via alignment/insertion and boundary cell handling. New enhancements since March 2017 include library cell placement for optimal timing closure and comprehensive support for routing halos. For custom/analog, the Cadence Virtuoso® Advanced Node Platform provides underlying support and capabilities for the TSMC 12FFC process, enabling better designer productivity over traditional manual approaches. Some of these features and capabilities include snapping grids for placement of devices, module generator (ModGen) array generation, advanced track patterns for routing, a state-of-the-art wire editor, automatic routing features, and in-design design rule checks (DRCs).

Cadence digital, signoff and custom/analog tools receiving v1.0 certification for 12FFC include the Innovus Implementation System, Quantus QRC Extraction Solution, Tempus Timing Signoff Solution, Voltus IC Power Integrity Solution, Voltus-Fi Custom Power Integrity Solution, Physical Verification System (PVS), LDE Electrical Analyzer, Spectre® Accelerated Parallel Simulator (APS), Spectre eXtensive Partitioning Simulator (XPS), Spectre RF option and Spectre Circuit Simulator, as well as the Virtuoso Schematic Editor, Virtuoso Layout Suite, Virtuoso Analog Design Environment and Virtuoso Integrated Physical Verification System.

In addition, the Cadence Virtuoso Liberate Characterization Solution and the Virtuoso Variety Statistical Characterization Solution have been validated to deliver accurate Liberty libraries for the TSMC 12FFC process including advanced timing, noise and power models.

Cadence IP for TSMC 12FFC Process Technology

In addition to the Cadence tools that have been optimized for the 12FFC process technology, a full suite of Cadence interface IP is under development to support this process. Cadence recently taped out its industry-leading flagship 4266 speed-grade LPDDR4/4X PHY, which will be complemented by key Cadence mobility IP suites including MIPI® DPHY, PCI Express® 3.0 (PCIe®3) PHY, USB3.1/USB2 PHY and DPv1.4 PHY IP. The mobility suites are targeted at application processors as well as high-end consumer and IoT applications.

"Mutual customers are demanding the flexibility of multiple performance versus cost points for each unique new SoC project," said Dr. Anirudh Devgan, executive vice president and general manager of the Digital & Signoff Group and the System & Verification Group at Cadence. "TSMC's 12FFC process provides all the FinFET process benefits while offering better performance and differentiation. Cadence's certification for version 1.0 of the 12FFC process signals our readiness to engage with mutual customers today on production designs using familiar tools and flows."

"Our 12FFC process has gathered significant interest from customers," said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. "Our deep partnership with Cadence has enabled timely design solutions enablement, helping our customers adopt 12FFC to realize competitive advantages."

About Cadence
Cadence enables electronic systems and semiconductor companies to create the innovative end products that are transforming the way people live, work and play. Cadence's software, hardware and semiconductor IP are used by customers to deliver products to market faster. The company's System Design Enablement strategy helps customers develop differentiated products—from chips to boards to systems—in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. Cadence is listed as one of Fortune Magazine's 100 Best Companies to Work For. Learn more at cadence.com.

© 2017 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. MIPI is a registered trademark owned by MIPI Alliance. PCI Express and PCIe are registered trademarks of PCI-SIG. All other trademarks are the property of their respective owners.

For more information, please contact:
Cadence Newsroom
408-944-7039
newsroom@cadence.com

 

View original content with multimedia: http://www.prnewswire.com/news-releases/cadence-tools-and-flows-achieve-production-ready-certification-for-tsmcs-12ffc-process-300516641.html

SOURCE Cadence Design Systems, Inc.

Contact:
Cadence Design Systems, Inc.
Web: http://www.cadence.com

Featured Video
Jobs
Senior Principal Software Engineer for Autodesk at San Francisco, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Principal Engineer for Autodesk at San Francisco, California
Manufacturing Test Engineer for Google at Prague, Czechia, Czech Republic
GIS Specialist for Washington State Department of Natural Resources at Olympia, Washington
Equipment Engineer, Raxium for Google at Fremont, California
Upcoming Events
Digital Twins 2024 at the Gaylord National Resort & Convention Center in, MD. National Harbor MD - Dec 9 - 11, 2024
Commercial UAV Expo 2025 at RAI Amsterdam Amsterdam Netherlands - Apr 8 - 11, 2025
Commercial UAV Expo 2025 at Amsterdam Netherlands - Apr 8 - 10, 2025
BI2025 - 13th Annual Building Innovation Conference at Ritz-Carlton Tysons Corner McLean VA - May 19 - 21, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
TechJobsCafe - Technical Jobs and Resumes EDACafe - Electronic Design Automation GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise