Aldec to Showcase New Xilinx UltraScale FPGA Accelerator Board for High Frequency Trading Applications at The Trading Show 2017 in Chicago

HENDERSON, Nev. — (BUSINESS WIRE) — May 16, 2017 — Aldec, Inc., a pioneer in mixed HDL language simulation and hardware-assisted verification for ASIC and FPGA designs, will showcase the new HES™ prototyping board, HES-HPC-DSP-KU115, at the Trading Show 2017 in Chicago, IL from May 17-18, 2017. Aldec’s newest FPGA Accelerator based on Xilinx® Kintex® UltraScale™ and Zynq®-7000 FPGA addresses the need to accelerate execution of High Frequency Trading (HFT) algorithms which demand extraordinary computational power and low latency.

“With this new FPGA Accelerator, Aldec is responding to increased demand for reliable, high-performance hardware which benefits from FPGA re-configurability and low power consumption. These features are essential for scalable HPC infrastructures, such as those used in HFT,” said Krzysztof Szczur, Aldec Hardware Verification Products Manager.

Similarly, the HES-HPC-DSP-KU115 is targeted for algorithms in the areas of High Performance Computing (HPC) or Digital Signal Processing (DSP) and supports fast evolving algorithms in Neural Networking and Embedded Vision with its inherent reconfigurable hardware.

HES-HPC-DSP-KU115 FPGA Accelerator Features

  • Xilinx XCKU115, the largest member of Kintex UltraScale family providing > 1.4M of Logic Cells, 75.9 Mb on-chip RAM blocks and 5520 DSP slices
  • Six external memories (2x 32GB DDR4 SO-DIMM and 4x 2.2Gb RLDRAM-3), accessible simultaneously for unprecedented aggregated throughput, SRAM-like interface, and low latency access
  • Xilinx ZC7Z100 as a secondary device used as the Host Interface Module as it can implement PCIe or Gigabit Ethernet channels to the external host or become an embedded host running embedded Linux by its powerful dual-core ARM® Cortex™ A9 processor subsystem
  • 2x QSFP+ supporting up 40Gbit/sec transmission rate to fiber network socket to assure the lowest possible latency from the source of data to the algorithm core implementation
  • 1x USB 3.0, 8x SATA or custom SAMTEC FireFly port

Visitors to Aldec’s Trading Show booth may view demonstrations of the following FPGA-based verification solutions for developing FPGA-based HFT platforms:

  • High-Performance mixed-HDL language simulation platform, Riviera-PRO™, supporting Python open-source Cocotb, SystemVerilog UVM and SystemC with advanced debugging features such as Advanced Dataflow, Xtrace and Code Coverage
  • HES FPGA Accelerator which can be based on any one of the following boards:
    • HES-HPC-DSP-KU115 - contains Kintex UltraScale XCKU115 logic module and Xilinx Zynq-7000 host module featuring ARM dual core Cortex-A9 CPU
    • HES-US-440 - offers a unique combination of Xilinx Virtex UltraScale XCVU440 logic module and Xilinx Zynq-7000 host module featuring ARM dual core Cortex-A9
    • HES7XV12000BP - Aldec’s large capacity board that features Xilinx Virtex-7 FPGA technology contains 6x XC7V2000T logic modules and is the most advanced single PCB prototyping board of Virtex-7 family in the market

Availability
The new HES-HPC-DSP-KU115 board is available now. To learn more or to evaluate, visit www.aldec.com, e-mail sales@aldec.com, call +1 (702) 990-4400, or contact our worldwide distribution partners.

About Aldec
Aldec Inc., headquartered in Henderson, Nevada, is an industry leader in Electronic Design Verification and offers a patented technology suite including: RTL Design, RTL Simulators, Hardware-Assisted Verification, SoC and ASIC Prototyping, Design Rule Checking, CDC Verification, IP Cores, Requirements Lifecycle Management, DO-254 Functional Verification and Military/Aerospace solutions. www.aldec.com

Aldec is a registered trademark of Aldec, Inc. All other trademarks or registered trademarks are the property of their respective owners.



Contact:

Aldec, Inc.
Christina Toole, + 702-990-4400
Email Contact

Featured Video
Jobs
Senior Principal Software Engineer for Autodesk at San Francisco, California
Principal Engineer for Autodesk at San Francisco, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Mechanical Engineer 3 for Lam Research at Fremont, California
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
GIS Specialist for Washington State Department of Natural Resources at Olympia, Washington
Upcoming Events
Digital Twins 2024 at the Gaylord National Resort & Convention Center in, MD. National Harbor MD - Dec 9 - 11, 2024
Commercial UAV Expo 2025 at RAI Amsterdam Amsterdam Netherlands - Apr 8 - 11, 2025
Commercial UAV Expo 2025 at Amsterdam Netherlands - Apr 8 - 10, 2025
BI2025 - 13th Annual Building Innovation Conference at Ritz-Carlton Tysons Corner McLean VA - May 19 - 21, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
TechJobsCafe - Technical Jobs and Resumes EDACafe - Electronic Design Automation GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise