sureCore Delivers 40nmULP Memory Compiler

Opens up new power-critical possibilities for IoT applications

SHEFFIELD, England, June 2, 2016 — (PRNewswire) —  sureCore Ltd., the low power SRAM IP leader, today announced the immediate availability of its TSMC 40nmULP process technology memory compiler.

SureCore's new 40nm ULP SRAM IP opens up new power-critical possibilities for IoT applications.  It is subdivided into up to eight system-friendly sleep modes that can be in independently active, retained or powered off modes.

The new compiler facilitates utilization of sureCore's recently announced 40nm Ultra Low Voltage SRAM IP that effectively operates at a record-setting 0.6V across process voltage and temperature.

The new 40nm ULP compiler supports synchronous single port SRAM with operating voltages ranging from 0.6 to 1.21 volts and memory capacities ranging from 8Kbytes to 576Kbytes with maximum word lengths of 72bits.

Previous test chip results revealed an up to 80% savings in dynamic power consumption and a 75% reduction in static power.

The design targets power-critical "keep alive" IoT, wearable and medical applications and delivers up to 50% dynamic power savings.   The SRAM itself is single rail and DVFS compatible. A rich suite of power management options include light sleep, deep sleep and power-down modes. The array is subdivided into up to eight banks that can be in independently active, retained or powered off modes. The compiler also provides Design-for-Test (DFT) and BIST support.

The sureCore low power SRAM IP is proving critical for a variety of IoT, wearable and medical applications that mandate keep alive memory.  It enables automated spoken word or phrase recognition and over or under temperature events.

sureCore's Ultra Low power SRAM enables computing at formerly unattainable low voltages levels of 0.6V. By combining low voltage operation with the leakage characteristics of the underlying process, sureCore has created an SRAM that supports operating speeds down to 20MHz (at 0.6V) and exceeds 300MHz at 1.1V.

"The 40nm ultra-low power process technology is, arguably, the cost effective sweet spot for many IoT, wearable and medical applications where long battery life is must," said sureCore's Executive Chairman, Guillaume d'Eyssautier.  "Mature nodes such as 40nm represent a sweet spot for IoT technical and business challenges and the sureCore Ultra Low power SRAM is quickly being acknowledged the leading power critical solution."

The company also has a 28nm FDSOI compiler and is currently working on a 22nm FDSOI Compiler, according to d'Eyssautier, who identified the technology as another popular IoT node.

About sureCore
sureCore Limited is an SRAM IP company based in Sheffield, UK, developing low power memories for current and next generation, silicon process technologies. Its award-winning, world-leading, low power SRAM design is process independent and variability tolerant, making it suitable for a wide range of technology nodes. This IP will help SoC developers meet both challenging power budgets and manufacturability constraints posed by leading edge process nodes.
www.sure-core.com

Media contacts


For Europe and Asia:

For America:

Nigel Robson

Chuck Byers

Vortex PR

Business Practicum

nigel@vortexpr.com

byers.charles@yahoo.com

+44 1481 233080

+1-408-310-9244

 

Photo - http://photos.prnewswire.com/prnh/20160601/374452-INFO

To view the original version on PR Newswire, visit: http://www.prnewswire.com/news-releases/surecore-delivers-40nmulp-memory-compiler-300278375.html

SOURCE sureCore Ltd.

Contact:
sureCore Ltd.
Web: http://www.sure-core.com

Featured Video
Jobs
Senior Principal Software Engineer for Autodesk at San Francisco, California
Principal Engineer for Autodesk at San Francisco, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
GIS Specialist for Washington State Department of Natural Resources at Olympia, Washington
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Manufacturing Test Engineer for Google at Prague, Czechia, Czech Republic
Upcoming Events
World Architecture Festival 2024 at Marina Bay Sands Singapore - Nov 6 - 8, 2024
Dimensions User Conference 2024 at The Venetian Resort Las Vegas NV - Nov 11 - 13, 2024
Greenbuild 2024 at Pennsylvania Convention Center Philadelphia PA - Nov 12 - 15, 2024
Digital Construction North (DCN) 2024 at Manchester Central. Manchester United Kingdom - Nov 13, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
TechJobsCafe - Technical Jobs and Resumes EDACafe - Electronic Design Automation GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise