Intel Chooses Averna for Testing DOCSIS 3.1 Chipsets

MONTREAL, Oct. 6, 2015 — (PRNewswire) — Averna, an industry-leading developer of test solutions and services for communications and electronics device-makers worldwide, announced today that Intel has selected Averna's DP-1000 DOCSIS® Protocol Analyzer to test its DOCSIS 3.1 chipset prior to final certification.

Photo - http://photos.prnewswire.com/prnh/20151005/274074

The DP-1000 captures and filters MAC-layer data in real-time to verify RF parameters, validate MAC-level communication, troubleshoot interoperability issues, and improve performance.

Developed with major industry players and designed for both DOCSIS 3.0 and DOCSIS 3.1, the DP-1000 provides users with state-of-the-art tools for analyzing, debugging, maintaining and monitoring local networks and Internet connections. Multiple system operators (MSOs), chipset manufacturers, product developers and certifications bodies use it to quickly find and correct trouble spots in order to maintain the highest quality of service possible.

Optimized for real-time signal processing with FPGA technology, the DP-1000 analyzes up to 32x8 single or bonded US/DS channels (DOCSIS 3.0) and 2x1 OFDM US/DS channels (DOCSIS 3.1), and includes numerous channel-filtering, demodulation, triggering, display, and upgrade features.

"Intel was seeking a solution to test its new chipset for D3.1 as well as D3.0, validate CableLabs® specifications for the MAC-layer and parts of the PHY-layer, as well as evaluate CMTS interoperability," said Alex Pelland, Director of Broadband Test Strategy at Averna. "Our DP-1000 DOCSIS Protocol Analyzer was a perfect fit for these requirements. Since DOCSIS 3.1 will enable a new generation of sophisticated products and cable services, broadband product developers like Intel will benefit from the DP-1000's ability to accelerate the important validation and certification phases."

DP-1000 Highlights

  • Supports both DOCSIS 3.0, 3.1, and some mixed mode
  • Input frequency range 100 MHz–1.8 GHz DS, 5 MHz –200 MHz US
  • Acquisition cards of 200 MHz bandwidth each
  • Contained in a single, 19-inch (48 cm), 4U rack for minimal footprint (60 lbs/27 kg)
  • FPGA-based architecture is highly flexible, configurable, upgradable and extendable
  • Many channel-filtering, demodulation & decoding, triggering, display, and upgrade features
  • Optional DOCSIS VSA enables RF spectrum and synchronized signal analysis for both US and DS, including burst, constellation, SNR, MER, EVM and power level

DP-1000 in the News
Averna received the 2015 Global DOCSIS Cable Networks New Product Innovation Award from Frost & Sullivan for pioneering its DP-1000 DOCSIS Protocol Analyzer solution. Read the complete Best Practices research.

Click to Tweet: From @Avernatech: Intel Chooses Averna for Testing #DOCSIS 3.1 Chipsets, www.averna.com

About Averna
As the leading Test Engineering company in the world, Averna is a strategic partner for electronic and communication product developers, helping them achieve higher product quality, faster time to market, and greater value from their test systems. Founded in 1999, Averna offers specialized expertise and innovative test solutions that deliver substantial financial, technical and brand benefits for hundreds of clients in the aerospace, automotive, consumer electronics, defense, life sciences, telecom and transportation industries. Averna has offices around the world, numerous industry certifications such as ISO, CSIA, and ITAR registration, and is partnered with National Instruments, Keysight Technologies, and JOT Automation. www.averna.com

© Copyright 2015 Averna. All rights reserved. Information subject to change without notice. Averna is a trademark of Averna Technologies Inc. CableLabs and DOCSIS are trademarks of Cable Television Laboratories, Inc. Other product and company names listed are trademarks of their respective companies.

Technical Information
Alex Pelland, Director of Broadband Test Strategy
Email Contact 
T: +1 514-842-7577 x689

Media Contact
Isabelle Pilon, Marketing Specialist
Email Contact
T: +1-514-842-7577 x421
M: +1-514-814-8928

 

To view the original version on PR Newswire, visit: http://www.prnewswire.com/news-releases/intel-chooses-averna-for-testing-docsis-31-chipsets-300154403.html

SOURCE Averna

Contact:
Averna
Intel
Web: http://www.averna.com

Featured Video
Jobs
Senior Principal Software Engineer for Autodesk at San Francisco, California
Principal Engineer for Autodesk at San Francisco, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Mechanical Engineer 2 for Lam Research at Fremont, California
Mechanical Engineer 3 for Lam Research at Fremont, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Upcoming Events
Digital Twins 2024 at the Gaylord National Resort & Convention Center in, MD. National Harbor MD - Dec 9 - 11, 2024
Commercial UAV Expo 2025 at RAI Amsterdam Amsterdam Netherlands - Apr 8 - 11, 2025
Commercial UAV Expo 2025 at Amsterdam Netherlands - Apr 8 - 10, 2025
BI2025 - 13th Annual Building Innovation Conference at Ritz-Carlton Tysons Corner McLean VA - May 19 - 21, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
TechJobsCafe - Technical Jobs and Resumes EDACafe - Electronic Design Automation GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise