Creonic Unveils 100 Gbit/s IEEE 802.3bj Reed-Solomon FEC IP Cores

Kaiserslautern, Jan. 5, 2015 – Creonic today announced the immediate availability of its Reed-Solomon Encoder and Decoder IP cores according to the IEEE 802.3bj standard. The IP cores are characterized by processing 160 bits per clock cycle, resulting in throughputs of 100 Gbit/s on ASIC technologies. Even on state-of-the-art FPGAs throughputs beyond 30 Gbit/s are feasible with a single core. Additionally, the IP cores provide extremely low decoding latencies of less than 100 ns and small footprint.

“Our latest IP core is not only suitable for 100 Gbit Ethernet but also for FPGA-based applications in the backhaul market. We are particularly pleased that Creonic has already sold multiple licenses of the IP core”, said Dr. Matthias Alles, CEO and co-founder of Creonic.

During operation the decoder measures the error rate. In the case of an optimal link the decoder can operate in bypass mode in order to further reduce the latency. Overall a code word consists of 528 symbols comprising 10 bits each. The Reed-Solomon code can correct up to seven symbols. Deliveries of the IP core are Verilog/VHDL source code or netlist, a bit accurate software model for C/C++/Matlab environments as well as a VHDL testbench.

About Creonic

Creonic is an ISO 9001:2008 certified provider of ready-for-use IP cores for communications systems design and for complex signal processing functions such as forward error correction (LDPC and Turbo coding), synchronization, and MIMO. Creonic’s product portfolio covers standards that include DVB-S2X, DVB-RCS2, WiFi, WiGig, and UWB. These cores are applicable for ASIC and FPGA designs. For more information, please visit www.creonic.com.

Contact

Email Contact

+49 631 3435 9880



Read the complete story ...
Featured Video
Jobs
Principal Engineer for Autodesk at San Francisco, California
Senior Principal Software Engineer for Autodesk at San Francisco, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Mechanical Engineer 3 for Lam Research at Fremont, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Upcoming Events
Digital Twins 2024 at the Gaylord National Resort & Convention Center in, MD. National Harbor MD - Dec 9 - 11, 2024
Commercial UAV Expo 2025 at RAI Amsterdam Amsterdam Netherlands - Apr 8 - 11, 2025
Commercial UAV Expo 2025 at Amsterdam Netherlands - Apr 8 - 10, 2025
BI2025 - 13th Annual Building Innovation Conference at Ritz-Carlton Tysons Corner McLean VA - May 19 - 21, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
TechJobsCafe - Technical Jobs and Resumes EDACafe - Electronic Design Automation GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise