Calypto Launches Webinar Series on High Level Synthesis and RTL Power Optimization

SAN JOSE, Calif., – November 29, 2012 –  Calypto Design Systems, Inc., the leader in electronic system level (ESL) hardware design and register transfer level (RTL) power optimization, is launching a series of monthly webinars aimed at educating the design community on the latest in high level synthesis (HLS) and power optimization techniques for RTL-based designs. 

The first two webinars are “Minimizing RTL Power through Sequential Analysis”, held Tuesday, December 4 at

11:00 AM PST, and A Practical Comparison Between C++ and SystemC for High Level Synthesis”, on Thursday, December 13 at 11:00 AM PST. Due to the timeliness of the topics and the “true” technical tutorial content of the webinars, signups have been brisk with the current registration for each webinar nearing the maximum capacity of 150.

To attend these webinars, sign up at www.calypto.com/en/events.

To receive announcements of future webinars, sign up for our E-Newsletter at www.calypto.com.

About Calypto Products
Calypto’s  Catapult® High Level Synthesis,  SLEC® (Sequential Logic Equivalence Checking), and  PowerPro® platforms are used by seven out of the top ten semiconductor companies and over 100 leading consumer electronics companies worldwide. Calypto’s products enable electronic system level design to dramatically improve design quality and reduce power consumption of their system-on-chip (SoC) devices. 

About Calypto
Calypto Design Systems, Inc. is the leader in ESL hardware design and RTL power optimization. Calypto, whose customers include Fortune 500 companies worldwide, is a member of the ARM Connected Community, Cadence Connections program, the IEEE-­‐SA, Synopsys SystemVerilog Catalyst Program, the Mentor Graphics OpenDoor program, and Si2, and it is an active participant in the Power Forward Initiative. Calypto has offices in Europe, India, Japan, and North America. More information can be found at www.calypto.com..

Catapult, Calypto, PowerPro, and SLEC are registered trademarks of Calypto Design Systems Inc. All other trademarks are the property of their respective owners.

 

Media Contact:

Linda Marchant, Cayenne Communications for Calypto, 919-451-0776, Email Contact

 

Acronyms:

AMBA: Advanced Microcontroller Bus Architecture

AXI: Advanced eXtensible Interface

ESL: Electronic System Level

HLS: High Level Synthesis

RTL: Register Transfer Level

SoC: System on Chip

TLM: Transaction Level Modeling

 

 

Search Terms:

High-level synthesis

HLS ESL

C-based

Power optimization

Power reduction

RTL power optimization

Featured Video
Jobs
Senior Principal Software Engineer for Autodesk at San Francisco, California
Principal Engineer for Autodesk at San Francisco, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Manufacturing Test Engineer for Google at Prague, Czechia, Czech Republic
Equipment Engineer, Raxium for Google at Fremont, California
Upcoming Events
World Architecture Festival 2024 at Marina Bay Sands Singapore - Nov 6 - 8, 2024
Dimensions User Conference 2024 at The Venetian Resort Las Vegas NV - Nov 11 - 13, 2024
Greenbuild 2024 at Pennsylvania Convention Center Philadelphia PA - Nov 12 - 15, 2024
Digital Construction North (DCN) 2024 at Manchester Central. Manchester United Kingdom - Nov 13, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
TechJobsCafe - Technical Jobs and Resumes EDACafe - Electronic Design Automation GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise